# Experiment 3 – Function Generator

Mehdi Jamalkhah, 810100111 Mobina Mehrazar, 810100216

Abstract— This document is a report for experiment #3 of Digital Logic Design Laboratory at ECE department, University of Tehran. The purpose of this experiment is to generate a wide variety of waveforms with different amplitude and frequency with an Arbitrary Function Generator (AFG).

*Keywords*— Sine, reciprocal, frequency, FPGA, DDS, waveform, clock, module, Verilog, ROM.

#### I. INTRODUCTION

The goal of this report is to design an Arbitrary Generator that is capable of generating reciprocal, square, triangle, sine, full-wave rectified, and half-wave rectified.



Fig. 1 Block diagram of the Arbitrary Generator (AFG): there is a main component that generates one of the desired waveform based on the function selectors' value, a frequency selector that sets the output signal frequency, and amplitude selector. DAC is also used to convert the digital output to an analog signal, which can be observed and evaluated via an oscilloscope. A ROM memory is usually embedded to store any other arbitrary waveform.

## II. WAVEFORM GENERATOR

This part of project produces desired functions. Output of this module is an 8-bit digital representing the amplitude of signal.



Fig. 2 Block diagram of waveform generator

Waveforms square, reciprocal and triangle are based on a counter that counts up or down with each clock for the period of the waveform.

### A. Reciprocal

This waveform will be created by following formula:

$$Rep(x) = \frac{255}{(255 - x) + 1}$$

Where x is the output of counter.

```
module ReciprocalWave(clk, rst, ReciprocalWave);
                input clk, rst;
output reg [7:0] ReciprocalWave = 8'd0;
                reg [7:0] count_out = 8'b0;
                always @(posedge clk) begin
if (rst) begin
                                  ReciprocalWave = 8'b0:
                         end
                         else if (count_out == 8'b0) begin
ReciprocalWave = 8'b0;
                         else begin
                                  ReciprocalWave - 8'd255 / (8'd255 - count out + 8'd1);
                always @(posedge clk) begin
                         if (rst) begin
                                  count_out = 8'b0;
                         end
                         else begin
                                  count_out = count_out + 1;
```

Fig. 3 Reciprocal Verilog code

#### B. Square

```
timescale ins/ins
     module SquareWave(clk, rst, squareWave);
                  input clk, rst;
output reg [7:0] squareWave = 8'bl111_1111;
                  reg [7:0] count_out = 8*b0;
                  always 8 (posedge clk) begin
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
                            if (rst) begin
                                      squareWave = 8'bll11 1111;
                            else if (count_out % 8'd128 == 8'd0) begin
                                     squareWave = ~squareWave;
                  always & (posedge clk) begin
                            if (rst) begin
                                     count_out = 8'b0;
                           else begin
                                     count_out = count_out + 1;
29
30
                  end
        endmodule
```

Fig. 3 Square Verilog code

#### C. Triangle

This wave can be created by following formula:

Triangle(x) = x

Where x is output of counter.

```
module TriangleWave(clk, rst, TriangleWave);
                   input clk, rst;
output reg [7:0] TriangleWave = 8'd0;
                   reg [7:0] count_out = 8'b0;
                   always @(posedge clk) begin
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
30
31
32
                              if (rst) begin
                                        TriangleWave = 8'd0;
                              end
                              else if (count_out > 8'd128) begin
TriangleWave = 8'd128 - (count_out - 8'd128);
                              else begin
    TriangleWave = count_out;
                   end
                   always @(posedge clk) begin
                              if (rst) begin
                                        count_out = 8'b0;
                                        count_out - count_out + 1;
                              end
         endmodule
```

Fig. 4 Triangle Verilog code

# D. Sine types

The full-wave and half-wave rectified waveforms are both generated based on the sine wave. The following second order differential equation can be used to generate the sine function:

$$\sin(n) = \sin(n-1) + a \times \cos(n-1)$$

$$\cos(n) = \cos(n-1) - a \times \sin(n)$$

In order to do the mathematical operations with reasonable accuracy, operations are done in 16-bit fixed point. Also, considering the period of about 256 clock cycles from frequency selector, the equations turn to:

$$\sin(n) = \sin(n-1) + \frac{1}{64} \times \cos(n-1)$$

$$\cos(n) = \cos(n-1) - \frac{1}{64} \times \sin(n)$$

0 was used for  $\sin(0)$  and 30000 was used for  $\cos(0)$ . The values are between -32768 to 32767 for  $\sin$  and  $\cos$ .

Fig. 5 Sine, full-rectified, and half-rectified Verilog code

The top level of this part can be seen in following picture.

```
| define SHE 14'00
| define OFF 01'01' | defin
```

Fig. 6 waveform generator Verilog code

The results of the sine and cosine operations are signed and range between -127 to +128. However, for simplification and compatibility with other parts of this experiment, an offset of 127 was added to make the range of our signal between 0 and 256.

Most modern function generators use Direct Digital Synthesis (DDS) to produce their output waveforms. DDS generates a tunable output with arbitrary phase from a fixedfrequency reference clock, such as an oscillator. The output of the DDS module is a quantized version of the output waveform, typically a sinusoid, controlled by a phase control value. To generate the DDS signal, a 1-port ROM memory is used to store the values of a sine wave for several clock cycles, which are initialized using a file named sine.mif. An address location is generated using a register and adder, which increments the phase of the signal by the value of the Phase\_cntrl. This module is commonly known as a phase accumulator. The DDS module requires a stable clock frequency, which in this case is a 50-MHz clock frequency of the FPGA. However, the clock frequency will be changed to the ring oscillator divided clock in the subsequent sections of the design.

```
timescale lns/lns
3
    module DDS(clk, rst, romSinWave);
              input clk, rst;
              output romSinWave;
              reg [7:0] counter = 8'b0;
              always @ (posedge clk) begin
    百
8
                      if (rst) begin
                               counter = 8'b0;
10
                      end
                      else begin
11
12
                               counter = counter + 1;
13
14
15
              assign romSinWave = counter;
16
     endmodule
17
```

Fig. 7 DDS Verilog code (without memory part)

We are going to use different method to implement memory for DDS module.

In first attempt we simply use the ROM megafunction, lpmrom, in the Quartus Megawizard Plug-In.

We can also write Verilog description of memory. By default the Quartus put our memory in logic elements(Fig. 11), but this part of FPGA is so important in some designs. So we have this option to forced Quartus to put that in memory part of FPGA(Fig. 13).

Fig. 8 Memory Verilog description

```
| simescale lns/lns | module ROM3(clk, address, dOut); | input clk; |
```

Fig. 9 Memory Verilog description (ROMSTYLE is M4K)



Fig. 10 Flow summary of syntesies of memory without memtoning ROMSTYLE: the total memory bits is zero which means that no memory block is used



Fig. 11 Chip planner: Blue blocks are LAB and dark blue blocks show used LAB



Fig. 12 Flow summary of syntesies of memory with memtoning that ROMSTYLE is M4K: the total memory bits is 2048 which means that memory block is used. And the total logic element zero which mean no LAB is used.



Fig. 13 Chip planner: green block show the used memory block For verifying the functionality of our design, we will test our design in Modelsim.



Fig. 14 waveform of signals

III. DIGITAL TO ANALOG CONVERSION USING PWMA) Verilog code for DAC module is shown in Fig. 15.

```
timescale Ins/ lns
     module PWM(clk, rst, data, PWM_out);
                input clk, rst;
                input [7:0] data;
                output reg PWM out;
                reg [7:0] pulse_width = 8'b0;
                always @(posedge clk) begin
10
11
12
                         if (rst) begin
13
                                 pulse_width = 8'b0;
14
15
16
                        else begin
17
18
                                  if (pulse_width == 8'b0) begin
19
                                          PWM_out = 1'b1;
20
21
22
                                 if (pulse_width == data) begin
    PWM_out = 1'b0;
24
25
                                 pulse_width = pulse_width + 1;
27
                        end
28
                end
       endmodule
30
```

Fig. 15 PMW Verilog code

B) The result of simulation of Modelsim is shown in Fig. 16.



Fig. 16 PWM waveform

C) After synthesising the design and programming FPGA, we connected output of the FPGA to oscilloscope and receive these waves by testing it.



Fig. 17 Reciprocal waveform



Fig. 18 Square waveform



Fig. 21 Full-wave rectified waveform



Fig. 19 Triangle waveform



Fig. 22 Half-wave rectified waveform



Fig. 20 Sine waveform

# IV. FREQUENCY SELECTOR

In order to set the frequency of the output signal a frequency selector is required. The frequency selector consists of a counter that divides a high source input signal to the desired value. For this purpose, we will write a Verilog description of a simple 9 bit counter like Fig. 23.



Fig. 23 Block diagram of frequency selector

We will turn the 9 bit counter to frequency divider by wiring carry out signa to load enable signal.

```
timescale lns/lns

module FrequencySelector(clk, rst, ld, parIn, clkOut);

module FrequencySelector(clk, rst, ld, parIn, clkOut);

input clk, rst, ld;
input [2:0] parIn;
output clkOut;
wire carryOut;

MineBitCounter counter(.clk(clk), .rst(rst), .ldEn(ld || carryOut),
parIn({parIn, 6'b0}), .cOut(carryOut));
endmodule
```

Fig. 24 frequency selector Verilog code

2) for testing the design, we show the sine wave in four different frequencies.

Each period of sine wave will be completed by 400 clock cycles.

So the frequency of sine wave can be calculated by following formula:

$$f_{sine} = \frac{f_{clk}}{400 \, \times (512 - PI - 1)} \label{eq:fsine}$$

Where PI is parallel input of frequency selector.



Fig. 25 Sine wave  $(PI = 0_0000_0000_b)$ 

$$PI = 0_d$$

$$f_{sine} = \frac{50 \, MHz}{400 \, \times (512 - 0 - 1)} = 244 \cdot 61 \, Hz$$



Fig. 26 Sine wave  $(PI = 1_0000_0000_b)$ 

$$PI = 256_d$$

$$f_{sine} = \frac{50 \ MHz}{400 \ \times (512 - 256 - 1)} = \ 490 \cdot 19 \ Hz$$



Fig. 27 Sine wave  $(PI = 1_0100_0000_b)$ 

$$PI = 320_{d}$$

$$f_{sine} = \frac{50 \text{ MHz}}{400 \times (512 - 320 - 1)} = 654 \cdot 45 \text{ Hz}$$



Fig. 28 Sine wave  $(PI = 1_1100_0000_b)$ 

$$PI = 448_{d}$$

$$f_{sine} = \frac{50 \, MHz}{400 \, \times (512 - 448 - 1)} = 1.98 \, KHz$$

Calculated frequencies are approximately equal to observed ones.

# V. AMPLITUDE SELECTOR

One option in function generator is the amplitude of generated wave. The task of this module is to scale down the amplitude of the waveforms. This can be done by dividing the output amplitude by a number. The value of divisor is chosen by a 2-bit input. Dedicate two bits of input SW (SW[6:5]) to this selector inputs. This module divides the amplitude of the output wave by the numbers of following table.

Table 1: Amplitude selection

| SW[6:5] | Amplitude |
|---------|-----------|
| 2'b00   | 1         |
| 2'b01   | 2         |
| 2'b10   | 4         |
| 2'b11   | 8         |



Fig. 29 Square wave (Amplitude: 1)

$$Domain = 360 \text{ mV}$$



Fig. 30 Square wave (Amplitude: 2)

$$Domain = \frac{360}{2} = 180 \ mV$$



Fig. 31 Square wave (Amplitude: 4)

$$Domain = \frac{360}{4} = 90 \ mV$$



Fig. 32 Square wave (Amplitude: 8)

$$Domain = \frac{360}{8} = 40 \, mV$$

## VI. THE TOTAL DESIGN

The final block diagram is shown if Fig. 33.



Fig. 33 Final block diagram in Quartus II



Fig. 34 Pin planner

## VII. CONCLUSIONS

By designing the components of the waveform generator, frequency selector, amplitude selector, and DAC modules in Verilog, and synthesizing the project in Quartus II, we

programmed the FPGA. The project successfully achieved its objectives of generating various waveforms with adjustable frequency and amplitude, and the final design was able to integrate all the modules seamlessly. We tested and verified the functionality of the design through the use of oscilloscope.

## ACKNOWLEDGMENT

This report was prepared and developed by Mehdi Jamalkhah and Mobina Mehrazar, bachelor students of Computer engineering at University of Tehran, under the supervision of professor Zain Navabi.